Status | 已发表Published |
Title | High-speed polynomial multiplication architecture for ring-LWE and SHE cryptosystems |
Creator | |
Date Issued | 2015 |
Source Publication | IEEE Transactions on Circuits and Systems I: Regular Papers
![]() |
ISSN | 1549-8328 |
Volume | 62Issue:1Pages:157-166 |
Abstract | Polynomial multiplication is the basic and most computationally intensive operation in ring-learning with errors (ring-LWE) encryption and somewhat homomorphic encryption (SHE) cryptosystems. In this paper, the fast Fourier transform (FFT) with a linearithmic complexity of O(nlog n), is exploited in the design of a high-speed polynomial multiplier. A constant geometry FFT datapath is used in the computation to simplify the control of the architecture. The contribution of this work is three-fold. First, parameter sets which support both an efficient modular reduction design and the security requirements for ring-LWE encryption and SHE are provided. Second, a versatile pipelined architecture accompanied with an improved dataflow are proposed to obtain a high-speed polynomial multiplier. Third, the proposed architecture supports polynomial multiplications for different lengths n and moduli p. The experimental results on a Spartan-6 FPGA show that the proposed design results in a speedup of 3.5 times on average when compared with the state of the art. It performs a polynomial multiplication in the ring-LWE scheme (n=256,p=1049089) and the SHE scheme (n=1024,p=536903681) in only 6.3 μs and 33.1 μs, respectively. |
Keyword | Cryptography FFT polynomial multiplication Field-programmable gate array (FPGA) Number theoretic transform (NTT) Pipelined architecture Polynomial multiplication Ring-LWE SHE |
DOI | 10.1109/TCSI.2014.2350431 |
URL | View source |
Indexed By | SCIE |
Language | 英语English |
WOS Research Area | Engineering |
WOS Subject | Engineering, Electrical & Electronic |
WOS ID | WOS:000347706500017 |
Scopus ID | 2-s2.0-85027927110 |
Citation statistics | |
Document Type | Journal article |
Identifier | http://repository.uic.edu.cn/handle/39GCC9TT/9116 |
Collection | Research outside affiliated institution |
Affiliation | 1.Department of Electronic Engineering,City University of Hong Kong,Hong Kong,Hong Kong 2.ESAT/COSIC,IMinds,KU Leuven,Leuven,Belgium |
Recommended Citation GB/T 7714 | Chen, Donald Donglong,Mentens, Nele,Vercauteren, Frederiket al. High-speed polynomial multiplication architecture for ring-LWE and SHE cryptosystems[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2015, 62(1): 157-166. |
APA | Chen, Donald Donglong., Mentens, Nele., Vercauteren, Frederik., Roy, Sujoy Sinha., Cheung, Ray C.C., .. & Verbauwhede, Ingrid. (2015). High-speed polynomial multiplication architecture for ring-LWE and SHE cryptosystems. IEEE Transactions on Circuits and Systems I: Regular Papers, 62(1), 157-166. |
MLA | Chen, Donald Donglong,et al."High-speed polynomial multiplication architecture for ring-LWE and SHE cryptosystems". IEEE Transactions on Circuits and Systems I: Regular Papers 62.1(2015): 157-166. |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment