Title | A high-efficiency low-cost heterogeneous 3D network-on-chip design |
Creator | |
Date Issued | 2012 |
Conference Name | 5th International Workshop on Network on Chip Architectures, NoCArc 2012, Held in Conjunction with the 45th Annual IEEE/ACM International Symposium on Microarchitecture, MICRO 2012 |
Source Publication | ACM International Conference Proceeding Series
![]() |
Pages | 37-42 |
Conference Date | 1 December 2012 |
Conference Place | Vancouver |
Abstract | In this paper, we propose and analyze a heterogeneous Three Dimensional (3D) Network-on-Chip (NoC) design based on the optimized placement of vertical connections. NoC paradigm is expected to be the solution of future multicore processors, while 3D NoC extends the on-chip network vertically. Most previous research focus on symmetric, homogeneous, fully-connected 3D NoC designs. However, these designs may not be suitable for production and the market. The adoption of a 3D NoC design depends on the performance, power consumption and manufacturing cost of the chip. Here, we propose a 3D NoC design which improves performance, reduces power consumption and manufacturing cost. First, the vertical connections between layers are reduced and placed optimally. Second, the routers and links are redesigned to fit the heterogeneity nature of the network. The 3D NoC design is discussed with two configurations. We model a 64-core 3D NoC based on state-of-the-art 2D NoCs. A cycle accurate full system simulator is used for benchmark results. Experiments show that under different applications, the average execution times in two configurations are reduced by 5.5% and 20.7% respectively, compared with the homogeneous design. The average energy delay product of our design can achieve twice as better comparing with the diagonal heterogeneous design. This paper provides an inspiration for designing high performance, low power consumption and manufacturing cost 3D NoCs.Copyright 2012 ACM. |
Keyword | 3D chip Heterogeneous Multicore Network-on-chip |
DOI | 10.1145/2401716.2401725 |
URL | View source |
Language | 英语English |
Scopus ID | 2-s2.0-84871563525 |
Citation statistics |
Cited Times [WOS]:0
[WOS Record]
[Related Records in WOS]
|
Document Type | Conference paper |
Identifier | http://repository.uic.edu.cn/handle/39GCC9TT/9316 |
Collection | Research outside affiliated institution |
Corresponding Author | Xu, Thomas Canhao |
Affiliation | 1.Turku Center for Computer Science (TUCS),20520, Turku,Finland 2.Finland Department of Information Technology,University of Turku,20014, Turku,Finland |
Recommended Citation GB/T 7714 | Xu, Thomas Canhao,Liljeberg, Pasi,Plosila, Juhaet al. A high-efficiency low-cost heterogeneous 3D network-on-chip design[C], 2012: 37-42. |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment