Details of Research Outputs

TitleA high-efficiency low-cost heterogeneous 3D network-on-chip design
Creator
Date Issued2012
Conference Name5th International Workshop on Network on Chip Architectures, NoCArc 2012, Held in Conjunction with the 45th Annual IEEE/ACM International Symposium on Microarchitecture, MICRO 2012
Source PublicationACM International Conference Proceeding Series
Pages37-42
Conference Date1 December 2012
Conference PlaceVancouver
Abstract

In this paper, we propose and analyze a heterogeneous Three Dimensional (3D) Network-on-Chip (NoC) design based on the optimized placement of vertical connections. NoC paradigm is expected to be the solution of future multicore processors, while 3D NoC extends the on-chip network vertically. Most previous research focus on symmetric, homogeneous, fully-connected 3D NoC designs. However, these designs may not be suitable for production and the market. The adoption of a 3D NoC design depends on the performance, power consumption and manufacturing cost of the chip. Here, we propose a 3D NoC design which improves performance, reduces power consumption and manufacturing cost. First, the vertical connections between layers are reduced and placed optimally. Second, the routers and links are redesigned to fit the heterogeneity nature of the network. The 3D NoC design is discussed with two configurations. We model a 64-core 3D NoC based on state-of-the-art 2D NoCs. A cycle accurate full system simulator is used for benchmark results. Experiments show that under different applications, the average execution times in two configurations are reduced by 5.5% and 20.7% respectively, compared with the homogeneous design. The average energy delay product of our design can achieve twice as better comparing with the diagonal heterogeneous design. This paper provides an inspiration for designing high performance, low power consumption and manufacturing cost 3D NoCs.Copyright 2012 ACM.

Keyword3D chip Heterogeneous Multicore Network-on-chip
DOI10.1145/2401716.2401725
URLView source
Language英语English
Scopus ID2-s2.0-84871563525
Citation statistics
Cited Times [WOS]:0   [WOS Record]     [Related Records in WOS]
Document TypeConference paper
Identifierhttp://repository.uic.edu.cn/handle/39GCC9TT/9316
CollectionResearch outside affiliated institution
Corresponding AuthorXu, Thomas Canhao
Affiliation
1.Turku Center for Computer Science (TUCS),20520, Turku,Finland
2.Finland Department of Information Technology,University of Turku,20014, Turku,Finland
Recommended Citation
GB/T 7714
Xu, Thomas Canhao,Liljeberg, Pasi,Plosila, Juhaet al. A high-efficiency low-cost heterogeneous 3D network-on-chip design[C], 2012: 37-42.
Files in This Item:
There are no files associated with this item.
Related Services
Usage statistics
Google Scholar
Similar articles in Google Scholar
[Xu, Thomas Canhao]'s Articles
[Liljeberg, Pasi]'s Articles
[Plosila, Juha]'s Articles
Baidu academic
Similar articles in Baidu academic
[Xu, Thomas Canhao]'s Articles
[Liljeberg, Pasi]'s Articles
[Plosila, Juha]'s Articles
Bing Scholar
Similar articles in Bing Scholar
[Xu, Thomas Canhao]'s Articles
[Liljeberg, Pasi]'s Articles
[Plosila, Juha]'s Articles
Terms of Use
No data!
Social Bookmark/Share
All comments (0)
No comment.
 

Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.