Title | Exploring DRAM Last Level Cache for 3D Network-on-Chip architecture |
Creator | |
Date Issued | 2012 |
Conference Name | 7th International Conference on MEMS, NANO and Smart Systems (ICMENS 2011) |
Source Publication | Advanced Materials Research
![]() |
ISSN | 1022-6680 |
Volume | 403-408 |
Pages | 4009-4018 |
Conference Date | NOV 04-06, 2011 |
Conference Place | Kuala Lumpur |
Abstract | In this paper, we implement and analyze different Network-on-Chip (NoC) designs with Static Random Access Memory (SRAM) Last Level Cache (LLC) and Dynamic Random Access Memory (DRAM) LLC. Different 2D/3D NoCs with SRAM/DRAM are modeled based on state-of-the-art chips. The impact of integrating DRAM cache into a NoC platform is discussed. We explore the advantages and disadvantages of DRAM cache for NoC in terms of access latency, cache size, area and power consumption. We present benchmark results using a cycle accurate full system simulator based on realistic workloads. Experiments show that under different workloads, the average cache hit latencies in two DRAM based designs are increased by 12.53% (2D) and reduced by 27.97% (3D) respectively compared with the SRAM. It is also shown that the power consumption is a tradeoff consideration in improving the cache hit latency of DRAM LLC. Overall, the power consumption of 3D NoC design with DRAM LLC has reduced 25.78% compared with the SRAM design. Our analysis and experimental results provide a guideline to design efficient 3D NoCs with DRAM LLC. © (2012) Trans Tech Publications, Switzerland. |
Keyword | 3D IC Chip multiprocessor DRAM Network-on-Chip NUCA SRAM |
DOI | 10.4028/www.scientific.net/AMR.403-408.4009 |
URL | View source |
Indexed By | CPCI-S |
Language | 英语English |
WOS Research Area | Computer Science ; EngineeringScience & Technology - Other Topics ; Materials Science |
WOS Subject | Computer Science, Artificial Intelligence ; Computer Science, Information SystemsEngineering, Electrical & ElectronicNanoscience & Nanotechnology ; Materials Science, Multidisciplinary |
WOS ID | WOS:000310764702063 |
Scopus ID | 2-s2.0-83255170570 |
Citation statistics | |
Document Type | Conference paper |
Identifier | http://repository.uic.edu.cn/handle/39GCC9TT/9323 |
Collection | Research outside affiliated institution |
Corresponding Author | Xu, Thomas Canhao |
Affiliation | 1.Department of Information Technology,University of Turku,20014, Turku,Finland 2.Turku Center for Computer Science (TUCS),Joukahaisenkatu 3-5 B,20520, Turku,Finland |
Recommended Citation GB/T 7714 | Xu, Thomas Canhao,Liljeberg, Pasi,Tenhunen, Hannu. Exploring DRAM Last Level Cache for 3D Network-on-Chip architecture[C], 2012: 4009-4018. |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment