Details of Research Outputs

TitleExploring DRAM Last Level Cache for 3D Network-on-Chip architecture
Creator
Date Issued2012
Conference Name7th International Conference on MEMS, NANO and Smart Systems (ICMENS 2011)
Source PublicationAdvanced Materials Research
ISSN1022-6680
Volume403-408
Pages4009-4018
Conference DateNOV 04-06, 2011
Conference PlaceKuala Lumpur
Abstract

In this paper, we implement and analyze different Network-on-Chip (NoC) designs with Static Random Access Memory (SRAM) Last Level Cache (LLC) and Dynamic Random Access Memory (DRAM) LLC. Different 2D/3D NoCs with SRAM/DRAM are modeled based on state-of-the-art chips. The impact of integrating DRAM cache into a NoC platform is discussed. We explore the advantages and disadvantages of DRAM cache for NoC in terms of access latency, cache size, area and power consumption. We present benchmark results using a cycle accurate full system simulator based on realistic workloads. Experiments show that under different workloads, the average cache hit latencies in two DRAM based designs are increased by 12.53% (2D) and reduced by 27.97% (3D) respectively compared with the SRAM. It is also shown that the power consumption is a tradeoff consideration in improving the cache hit latency of DRAM LLC. Overall, the power consumption of 3D NoC design with DRAM LLC has reduced 25.78% compared with the SRAM design. Our analysis and experimental results provide a guideline to design efficient 3D NoCs with DRAM LLC. © (2012) Trans Tech Publications, Switzerland.

Keyword3D IC Chip multiprocessor DRAM Network-on-Chip NUCA SRAM
DOI10.4028/www.scientific.net/AMR.403-408.4009
URLView source
Indexed ByCPCI-S
Language英语English
WOS Research AreaComputer Science ; EngineeringScience & Technology - Other Topics ; Materials Science
WOS SubjectComputer Science, Artificial Intelligence ; Computer Science, Information SystemsEngineering, Electrical & ElectronicNanoscience & Nanotechnology ; Materials Science, Multidisciplinary
WOS IDWOS:000310764702063
Scopus ID2-s2.0-83255170570
Citation statistics
Cited Times:3[WOS]   [WOS Record]     [Related Records in WOS]
Document TypeConference paper
Identifierhttp://repository.uic.edu.cn/handle/39GCC9TT/9323
CollectionResearch outside affiliated institution
Corresponding AuthorXu, Thomas Canhao
Affiliation
1.Department of Information Technology,University of Turku,20014, Turku,Finland
2.Turku Center for Computer Science (TUCS),Joukahaisenkatu 3-5 B,20520, Turku,Finland
Recommended Citation
GB/T 7714
Xu, Thomas Canhao,Liljeberg, Pasi,Tenhunen, Hannu. Exploring DRAM Last Level Cache for 3D Network-on-Chip architecture[C], 2012: 4009-4018.
Files in This Item:
There are no files associated with this item.
Related Services
Usage statistics
Google Scholar
Similar articles in Google Scholar
[Xu, Thomas Canhao]'s Articles
[Liljeberg, Pasi]'s Articles
[Tenhunen, Hannu]'s Articles
Baidu academic
Similar articles in Baidu academic
[Xu, Thomas Canhao]'s Articles
[Liljeberg, Pasi]'s Articles
[Tenhunen, Hannu]'s Articles
Bing Scholar
Similar articles in Bing Scholar
[Xu, Thomas Canhao]'s Articles
[Liljeberg, Pasi]'s Articles
[Tenhunen, Hannu]'s Articles
Terms of Use
No data!
Social Bookmark/Share
All comments (0)
No comment.
 

Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.