Title | PDNOC: An efficient partially diagonal network-on-chip design |
Creator | |
Date Issued | 2014 |
Conference Name | 10th International Conference on Parallel Processing and Applied Mathematics (PPAM) |
Source Publication | Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics)
![]() |
ISSN | 0302-9743 |
Volume | 8384 LNCS |
Issue | PART 1 |
Pages | 513-522 |
Conference Date | SEP 08-11, 2013 |
Conference Place | Warsaw |
Abstract | With the constantly increasing of number of cores in multicore processors, more emphasis should be paid to the on-chip interconnect. Performance and power consumption of an on-chip interconnect are directly affected by the network topology. The efficiency can also be optimized by proper mapping of applications. Therefore in this paper, we propose a novel Partially Diagonal Network-on-Chip (PDNOC) design that takes advantage of both heterogeneous network topology and congestion-aware application mapping. We analyse the partially diagonal network in terms of area usage, power consumption, routing algorithm and implementation complexity. The key insight that enables the PDNOC is that most communication patterns in real-world applications are hot-spot and bursty. We implement a full system simulation environment using SPLASH-2 benchmarks. Evaluation results shown that, the proposed PDNOC provides up to 25 % improvement in execution time over concentrated mesh, and 3.6x better energy delay product over fully connected diagonal network. © 2014 Springer-Verlag. |
Keyword | 3D Chip Heterogeneous Multicore Network-on-Chip |
DOI | 10.1007/978-3-642-55224-3_48 |
URL | View source |
Indexed By | CPCI-S |
Language | 英语English |
WOS Research Area | Computer Science ; Mathematics |
WOS Subject | Computer Science, Theory & MethodsMathematics, Applied |
WOS ID | WOS:000349159200048 |
Scopus ID | 2-s2.0-84901281384 |
Citation statistics | |
Document Type | Conference paper |
Identifier | http://repository.uic.edu.cn/handle/39GCC9TT/9308 |
Collection | Research outside affiliated institution |
Corresponding Author | Xu, Thomas Canhao |
Affiliation | Department of Information Technology, University of Turku,20014 Turku,Finland |
Recommended Citation GB/T 7714 | Xu, Thomas Canhao,Leppänen, Ville,Liljeberg, Pasiet al. PDNOC: An efficient partially diagonal network-on-chip design[C], 2014: 513-522. |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment