Details of Research Outputs

TitlePDNOC: An efficient partially diagonal network-on-chip design
Creator
Date Issued2014
Conference Name10th International Conference on Parallel Processing and Applied Mathematics (PPAM)
Source PublicationLecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics)
ISSN0302-9743
Volume8384 LNCS
IssuePART 1
Pages513-522
Conference DateSEP 08-11, 2013
Conference PlaceWarsaw
Abstract

With the constantly increasing of number of cores in multicore processors, more emphasis should be paid to the on-chip interconnect. Performance and power consumption of an on-chip interconnect are directly affected by the network topology. The efficiency can also be optimized by proper mapping of applications. Therefore in this paper, we propose a novel Partially Diagonal Network-on-Chip (PDNOC) design that takes advantage of both heterogeneous network topology and congestion-aware application mapping. We analyse the partially diagonal network in terms of area usage, power consumption, routing algorithm and implementation complexity. The key insight that enables the PDNOC is that most communication patterns in real-world applications are hot-spot and bursty. We implement a full system simulation environment using SPLASH-2 benchmarks. Evaluation results shown that, the proposed PDNOC provides up to 25 % improvement in execution time over concentrated mesh, and 3.6x better energy delay product over fully connected diagonal network. © 2014 Springer-Verlag.

Keyword3D Chip Heterogeneous Multicore Network-on-Chip
DOI10.1007/978-3-642-55224-3_48
URLView source
Indexed ByCPCI-S
Language英语English
WOS Research AreaComputer Science ; Mathematics
WOS SubjectComputer Science, Theory & MethodsMathematics, Applied
WOS IDWOS:000349159200048
Scopus ID2-s2.0-84901281384
Citation statistics
Cited Times:1[WOS]   [WOS Record]     [Related Records in WOS]
Document TypeConference paper
Identifierhttp://repository.uic.edu.cn/handle/39GCC9TT/9308
CollectionResearch outside affiliated institution
Corresponding AuthorXu, Thomas Canhao
Affiliation
Department of Information Technology, University of Turku,20014 Turku,Finland
Recommended Citation
GB/T 7714
Xu, Thomas Canhao,Leppänen, Ville,Liljeberg, Pasiet al. PDNOC: An efficient partially diagonal network-on-chip design[C], 2014: 513-522.
Files in This Item:
There are no files associated with this item.
Related Services
Usage statistics
Google Scholar
Similar articles in Google Scholar
[Xu, Thomas Canhao]'s Articles
[Leppänen, Ville]'s Articles
[Liljeberg, Pasi]'s Articles
Baidu academic
Similar articles in Baidu academic
[Xu, Thomas Canhao]'s Articles
[Leppänen, Ville]'s Articles
[Liljeberg, Pasi]'s Articles
Bing Scholar
Similar articles in Bing Scholar
[Xu, Thomas Canhao]'s Articles
[Leppänen, Ville]'s Articles
[Liljeberg, Pasi]'s Articles
Terms of Use
No data!
Social Bookmark/Share
All comments (0)
No comment.
 

Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.