Title | Implementation and analysis of block dense matrix decomposition on network-on-chips |
Creator | |
Date Issued | 2012 |
Conference Name | 14th IEEE International Conference on High Performance Computing and Communications |
Source Publication | Proceedings of the 14th IEEE International Conference on High Performance Computing and Communications, HPCC-2012 - 9th IEEE International Conference on Embedded Software and Systems, ICESS-2012
![]() |
Pages | 516-523 |
Conference Date | June 25-27, 2012 |
Conference Place | Liverpool |
Abstract | The decomposition of a dense matrix into lower and upper triangular matrices is an important linear algebra kernel that used in scientific and engineering applications. To decompose large matrices efficiently, the matrix is divided into sub-matrices as blocks. The block matrix decomposition is introduced for parallel hardware platforms, e.g. supercomputers, multicore processors and GPUs. Recently, the Network-on-Chip (NoC) paradigm is proposed as a promising multicore architecture for future Chip Multiprocessors (CMPs) with hundreds or even thousands of cores. The communication bottleneck of traditional bus or crossbar based on-chip interconnect is alleviated in the NoC architecture. However, the implementation and analysis of parallel block matrix decomposition in a NoC platform has not been well addressed. We design an NoC platform based on state-of-the-art systems. A block matrix decomposition algorithm is implemented on the NoC platform. Evaluation results are presented using a cycle accurate full system simulator. We achieve parallel efficiency of 74.8% with a 64-node NoC, which outperforms other three multiprocessor systems (30.5%, 67% and 50% respectively). We also analyzed the impact of block size, cache behavior and network pressure of the platform. © 2012 IEEE. |
DOI | 10.1109/HPCC.2012.76 |
URL | View source |
Indexed By | CPCI-S |
Language | 英语English |
WOS Research Area | Computer Science;Engineering |
WOS Subject | Computer Science; Theory & Methods; Engineering;Electrical & Electronic |
WOS ID | WOS:000310377500067 |
Scopus ID | 2-s2.0-84870435948 |
Citation statistics | |
Document Type | Conference paper |
Identifier | http://repository.uic.edu.cn/handle/39GCC9TT/9317 |
Collection | Research outside affiliated institution |
Corresponding Author | Xu, Thomas Canhao |
Affiliation | Department of Information Technology, University of Turku, 20014, Turku, Finland Turku Center for Computer Science (TUCS), Joukahaisenkatu 3-5 B, 20520, Turku, Finland |
Recommended Citation GB/T 7714 | Xu, Thomas Canhao,Pahikkala, Tapio,Airola, Anttiet al. Implementation and analysis of block dense matrix decomposition on network-on-chips[C], 2012: 516-523. |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment